Part Number Hot Search : 
MAX2247 UM810ABS 1585186 TC5032 48A54E2 30PBF PM6531 4C10B
Product Description
Full Text Search
 

To Download AK4552 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  asahi kasei [AK4552] ms0055-e-01 2001/02 - 1 - general description the AK4552 is a low voltage 24bit 96khz a/d & d/a converter for digital audio system. in the AK4552, the loss of accuracy form clock jitter is also improved by using scf techniques for on-chip post filter. analog signal input/output of the AK4552 are single-ended, therefore, any external filters are not required. as the package is 16pin tssop, the AK4552 is a suitable for minimizing system. features ? hpf for dc-offset cancel (fc=3.4hz@fs=44.1khz) ? single-ended adc - s/(n+d): 89db@va=3.0v - dynamic range, s/n: 97db@va=3.0v ? single-ended dac - digital de-emphasis for 32khz, 44.1khz and 48khz sampling - s/(n+d): 88db@va=3.0v - dynamic range, s/n: 100db@va=3.0v ? audio i/f format: msb first, 2?s compliment - adc: 24bit msb justified, dac: 24bit lsb justified ? input/output voltage: adc = 1.85vpp@va=3.0v dac = 1.75vpp@va=3.0v ? sampling rate: 8khz to 50khz (normal speed) 50khz to 100khz (double speed, double speed monitor) 100khz to 200khz (quad speed monitor) ? master clock: 256fs, 384fs, 512fs or 768fs@normal speed 256fs or 384fs@double speed 128fs or 192fs@double speed monitor 64fs, 96fs, 128fs or 192fs@quad speed monitor ? power supply: 2.4 to 4.0v ? power supply current: 14ma ? ta = -40 to 85c ? very small package: 16pin tssop modulator mclk va vss lout lin lrck bclk vcom rin ? modulator decimation filter serial i/o interface common voltage sdto ? decimation filter sdti pdn dem0 clock divider rout 8x interpolator 8x interpolator ? modulator ? modulator lpf lpf dem1 vd 3v 96khz 24bit ? codec AK4552
asahi kasei [AK4552] ms0055-e-01 2001/02 - 2 - ? ordering guide AK4552vt -40 +85 c 16pin tssop (0.65mm pitch) akd4552 evaluation board for AK4552 ? pin layout 1 rin lin va vss vd dem0 dem1 sdto top view 2 3 4 5 6 7 8 rout lout pdn bclk mclk lrck sdti 16 15 14 13 12 11 10 9 vcom pin/function no. pin name i/o function 1 rin i rch analog input pin 2 lin i lch analog input pin 3 vss - ground pin 4 va - analog power supply pin 5 vd - digital power supply pin 6 dem0 i de-emphasis control pin 7 dem1 i de-emphasis control pin 8 sdto o audio serial data output pin 9 sdti i audio serial data input pin 10 lrck i input/output channel clock pin 11 mclk i master clock input pin 12 bclk i audio serial data clock pin 13 pdn i power-down & reset mode pin ?l?: power-down and reset, ?h?: normal operation 14 vcom o common voltage output pin, 0.45 x va 15 lout o lch analog output pin 16 rout o rch analog output pin
asahi kasei [AK4552] ms0055-e-01 2001/02 - 3 - absolute maximum ratings (vss=0v; note 1) parameter symbol min max units power supply analog power supply digital power supply va vd -0.3 -0.3 4.6 4.6 v v input current (any pin except supplies) iin - 10 ma analog input voltage (lin, rin pin) vina -0.3 va+0.3 v digital input voltage vind -0.3 vd+0.3 v ambient temperature (power applied) ta -40 85 c storage temperature tstg -65 150 c note: 1. all voltages with respect to ground. warning: operation at or beyond these limits may results in permanent damage to the device. normal operation is not guaranteed at these extremes. recommended operating conditions (vss=0v; note 1) parameter symbol min typ max units power supply analog power supply digital power supply (note 2) va vd 2.4 2.4 or va-0.3 3.0 3.0 4.0 4.0 v v note: 1. all voltages with respect to ground. note: 2. min value is high value either 2.4v or va-0.3v. *akm assumes no responsibility for the usage beyond the conditions in this data sheet.
asahi kasei [AK4552] ms0055-e-01 2001/02 - 4 - analog characteristics (ta=25 c; va, vd=3.0v; vss=0v; fs=44.1khz; signal frequency=1khz; bclk=64fs; measurement frequency=10hz 20khz at fs=44.1khz, 20hz 40khz at fs=96khz; unless otherwise specified) parameter min typ max units adc analog input characteristics: (note 3) resolution 24 bits s/(n+d) (-0.5db input) fs=44.1khz fs=96khz 80 80 89 89 db db d-range (-60db input) fs=44.1khz, a-weighted fs=96khz fs=96khz, a-weighted 90 87 - 97 94 100 db db db s/n fs=44.1khz, a-weighted fs=96khz fs=96khz, a-weighted 90 87 - 97 94 100 db db db interchannel isolation 90 110 db interchannel gain mismatch 0.2 0.5 db input voltage (note 4) 1.65 1.85 2.05 vpp input resistance fs=44.1khz fs=96khz 20 14 34 24 - - k ? k ? dac analog output characteristics: resolution 24 bits s/(n+d) (0db output) fs=44.1khz fs=96khz 78 75 88 85 db db d-range (-60db output) fs=44.1khz, a-weighted fs=96khz fs=96khz, a-weighted 93 88 - 100 96 100 db db db s/n fs=44.1khz, a-weighted fs=96khz fs=96khz, a-weighted 93 88 - 100 96 100 db db db interchannel isolation 90 110 db interchannel gain mismatch 0.2 0.5 db output voltage (note 4) 1.56 1.75 1.94 vpp load resistance 10 k ? load capacitance 30 pf power supplies power supply current (va+vd) fs=44.1khz 14 21 ma power up pdn = ?h? fs=96khz 18 27 ma power down (note 5) pdn = ?l? 10 100 a note: 3. the offset of adc is removed by internal hpf. note: 4. input/output of adc and dac scales with va voltage. (adc = 0.617 x va, dac = 0.583 x va) note: 5. in case of power-down mode, all digital input including clocks pins (mclk, bclk, lrck) are held vd or vss. but pdn pin is held vss.
asahi kasei [AK4552] ms0055-e-01 2001/02 - 5 - filter characteristics (ta=25 c; va, vd=2.4 4.0v; fs=44.1khz; dem0=?1?, dem1=?0?) parameter symbol min typ max units adc digital filter (decimation lpf): passband (note 6) 0.1db -1.0db -3.0db pb 0 20.0 21.1 17.4 khz khz khz stopband (note 6) sb 27.0 khz passband ripple pr 0.1 db stopband attenuation sa 65 db group delay (note 7) gd 17.0 1/fs group delay distortion ? gd 0 s adc digital filter (hpf): frequency response (note 6) -3db -0.5db -0.1db fr 3.4 10 22 hz hz hz dac digital filter: passband (note 6) 0.1db -6.0db pb 0 22.05 20.0 khz khz stopband (note 6) sb 24.1 khz passband ripple pr 0.06 db stopband attenuation sa 43 db group delay (note 7) gd 15.4 1/fs group delay distortion ? gd 0 s dac digital filter + analog filter frequency response 0 20.0khz 40.0khz (note 8) fr 0.5 1.0 db db note: 6. the passband and stopband frequencies scale with fs (sampling frequency). for examples, pb=20.0khz(@adc: -1.0db, dac: -0.1db) are 0.454 x fs. note: 7. the calculating delay time which occurred by digital filtering. this time is from the input of analog signal to setting the 24bit data of both channels to the output register for adc. for dac, this time is from setting the 24bit data of both channels on input register to the output of analog signal. note: 8. fs=96khz. dc characteristics (ta=25 c; va, vd=2.4 4.0v) parameter symbol min typ max units high-level input voltage low-level input voltage vih vil 70 % vd - - - - 30 % vd v v high-level output voltage (iout=-20 a) low-level output voltage (iout=20 a) voh vol vd-0.1 - - - - 0.1 v v input leakage current iin - - 10 a
asahi kasei [AK4552] ms0055-e-01 2001/02 - 6 - switching characteristics (ta=25 c; va, vd=2.4 4.0v; c l =20pf) parameter symbol min typ max units master clock timing frequency pulse width low pulse width high fclk tclkl tclkh 2.048 10 10 38.4 mhz ns ns lrck frequency normal speed double speed quad speed duty cycle fsn fsd fsq duty 8 50 100 45 50 100 200 55 khz khz khz % serial interface timing bclk period normal speed double speed quad speed bclk pulse width low pulse width high lrck edge to bclk ? ? (note 9) bclk ? ? to lrck edge (note 9) lrck edge to sdto (msb) bclk ? ? to sdto sdti hold time sdti setup time tbck tbck tbck tbckl tbckh tlrb tblr tdlr tdbs tsdh tsds 1/96fsn 1/64fsd 1/64fsq 33 33 20 20 20 20 40 40 ns ns ns ns ns ns ns ns ns ns ns reset timing pdn pulse width pdn ? ? to sdto valid (note 10) tpw tpwv 150 2081 ns 1/fs note: 9. bclk rising edge must not occur at the same time as lrck edge. note: 10. these cycles are the number of lrck rising from pdn rising.
asahi kasei [AK4552] ms0055-e-01 2001/02 - 7 - ? timing diagram mclk 1/fclk tclkh tclkl vih vil lrck 1/fs vih vil bclk tbck vih vil tbckh tbckl figure 1. clock timing vih vih lrck vil vih bclk tblr vil tlrb tdlr tdbs sdto vil 50%vd tsds tsdh sdti figure 2. audio data input/output timing pdn sdto vil tpwv tpw 50%vd figure 3. reset timing
asahi kasei [AK4552] ms0055-e-01 2001/02 - 8 - operation overview ? system clock input the relationship between the clock applied to the mclk input and sampling rate is defined table 1. the AK4552 detects the changes of normal speed, double speed and quad speed automatically, adc and dac operation in table 2 are decided by inputted mclk. in case of double speed, there are normal output and 1/2 decimation output in dac. selected 1/2 decimation, adc outputs ?l?, but not power-down. in case of 4 times speed, there are 1/2 decimation and 1/4 decimation output in dac, but not normal output. selected 1/2 and 1/4 decimation, adc outputs ?l? but not power-down. the lrck clock input must be synchronized with mclk, however the phase is not critical. *fs is sampling frequency. changed mclk in operation, the AK4552 need not reset by pdn pin because the AK4552 detects the change of mclk automatically. but adc and dac may occur click noise until the clock is stable. however, if the clock may be stopped when it is changed, the AK4552 is powered down. all external clocks (mclk, bclk, lrck) must be present unless pdn = ?l?. if these clocks are not provided, the AK4552 may draw excess current and may not possibly operate properly because the device utilizes dynamic refreshed logic internally. mclk normal speed (fs=44.1khz) double speed (fs=88.2khz) quad speed (fs=176.4khz) 64fs n/a n/a 11.2896mhz 96fs n/a n/a 16.9344mhz 128fs n/a 11.2896mhz 22.5792mhz 192fs n/a 16.9344mhz 33.8688mhz 256fs 11.2896mhz 22.5792mhz n/a 384fs 16.9344mhz 33.8688mhz n/a 512fs 22.5792mhz n/a n/a 768fs 33.8688mhz n/a n/a table 1. master clock frequency example mclk normal speed double speed quad speed adc n/a n/a ?l? output 64fs dac n/a n/a 1/4 decimation adc n/a n/a ?l? output 96fs dac n/a n/a 1/4 decimation adc n/a ?l? output ?l? output 128fs dac n/a 1/2 decimation 1/2 decimation adc n/a ?l? output ?l? output 192fs dac n/a 1/2 decimation 1/2 decimation adc o o n/a 256fs dac o o n/a adc o o n/a 384fs dac o o n/a adc o n/a n/a 512fs dac o n/a n/a adc o n/a n/a 768fs dac o n/a n/a table 2. master clock frequency & adc/dac operation * in table 2, ?o? mark is normal output, n/a is ?not available?.
asahi kasei [AK4552] ms0055-e-01 2001/02 - 9 - ? about the data operation in internal dac at decimation see the figure 4. the 1/2 decimation takes in one data per 2 periods of lrck, and the 1/4 decimation takes in one data per 4 periods of lrck. therefore, 1/2 decimation outputs a signal which has bandwidth until fs/2, and 1/4 decimation outputs a signal which has bandwidth until fs/4. lrck sdti sdti lch rch lch rch lch rch lch rch normal output 24bit, lsb justified 1/2 decimation sdti 1/4 decimation lch rch 24bit, lsb justified 24bit, lsb justified input data 24bit, lsb justified figure 4. about the data operation in internal dac at decimation
asahi kasei [AK4552] ms0055-e-01 2001/02 - 10 - ? audio serial interface format data is shifted in/out the sdti/sdto pins using bclk and lrck inputs. the data is msb first, 2?s compliment. lrck 0 1 2 8 9 10 24 21 31 0 1 2 8 9 10 24 21 31 0 23 1 22 0 23 22 16 15 14 0 23 1 22 0 23 12 11 1 22 0 23 12 11 23:msb, 0:lsb lch data rch data don?t care don?t care 16 15 14 bclk(64fs) sdto(o) sdti(i) figure 5. audio data i/f timing ? de-emphasis filter the dac of AK4552 includes the digital de-emphasis filter (tc=50/15 s) by iir filter. this filter corresponds to three frequencies (32khz, 44.1khz, 48khz). the de-emphasis filter selected by dem0 and dem1 is enabled for input audio data. the de-emphasis is also disabled at dem0=?1? and dem1=?0?. dem1 dem0 mode 0 0 44.1khz 01off 1 0 48khz 1 1 32khz table 3. de-emphasis filter control ? digital high pass filter the AK4552 has a digital high pass filter (hpf) for dc-offset cancel. the cut-off frequency of the hpf is 3.4hz at fs=44.1khz and the frequency response at 20hz is -0.12db. it also scales with the sampling frequency (fs).
asahi kasei [AK4552] ms0055-e-01 2001/02 - 11 - ? power-down & reset the adc and dac of AK4552 are placed in the power-down mode by bringing power down pin, pdn = ?l? and each digital filter is also reset at the same time. these resets should always be done after power-up. in case of the adc, an anlog initialization cycle starts after exiting the power-down mode. therefore, the output data, sdto becomes available after 2081 cycles of lrck clock. this initialization cycle does not affect the dac operation. figure 6 shows the power-up sequence. idle noise the clocks may be stopped. adc internal state pdn 2081/fs normal operation power-down init cycle normal operation gd gd clock in mclk,lrck,bclk adc in (analog) idle noise ?0?data adc out (digital) normal operation power-down normal operation dac internal state ?0?data dac in (digital) dac out (analog) gd external mute mute on gd (1) (1) figure 6. power-up sequence (1) click noise occurs at the ? ? of pdn signal. please mute the analog output external if the click noise influences system application.
asahi kasei [AK4552] ms0055-e-01 2001/02 - 12 - system design figure 7 shows the system connection diagram. an evaluation board [akd4552] is available which demonstrates application circuit, optimum layout, power supply arrangements and measurement results. AK4552 8 7 6 3 2 1 9 10 11 12 13 14 15 16 lin va vd sdto rin sdti lrck mclk bclk pdn + 0.1u 10 ohm vss dem0 dem1 2.4v ~ 4.0v analog supply vcom lout rout 10u + 10u 0.1u mode control reset 0.1u 1u + 5 4 audio controller figure 7. system connection diagram example notes: - when lout/rout drives some capacitive load, some resistor should be added in series between lout/rout and capacitive load. - electrolytic capacitor value of vcom depends on low frequency noise of supply voltage.
asahi kasei [AK4552] ms0055-e-01 2001/02 - 13 - 1. grounding and power supply decoupling the AK4552 requires careful attention to power supply and grounding arrangements. va and vd are usually supplied from analog supply in system. alternatively if va and vd are supplied separately, the power up sequence is not critical. vss of the AK4552 should be connected to analog ground plane. system analog ground and digital ground should be connected together near to where the supplies are brought onto the printed circuit board. decoupling capacitors should be as near to the AK4552 as possible, with the small value ceramic capacitor being the nearest. 2. voltage reference the input to va voltage sets the analog input/output range. a 0.1 f ceramic capacitor and a 10 f electrolytic capacitor is connected to va and vss pins, normally. vcom is a signal ground of this chip. an electrolytic less than 1 f (typ; max: 2.2 f) in parallel with a 0.1 f ceramic capacitor attached to these pins eliminates the effects of high frequency noise. no load current may be drawn from vcom pin. all signals, especially clock, should be kept away from the va, vd and vcom pins in order to avoid unwanted coupling into the AK4552. 3. analog inputs adc inputs are single-ended and internally biased to vcom. the input signal range scales with the supply voltage and nominally 0.617 x va vpp (typ). the adc output data format 2?s compliment. the output code is 7fffffh(@24bit) for input above a positive full scale and 800000h(@24bit) for input below a negative full scale. the ideal code is 000000h(@24bit) with no input signal. the AK4552 samples the analog inputs at 64fs. the digital filter rejects noise above the stop band except for multiples of 64fs. a simple rc filter may be used to attenuate any noise around 64fs and most audio signals do not have significant energy at 64fs. 4. analog outputs the analog outputs are also single-ended and centered around the vcom voltage. the input signal range scales with the supply voltage and nominally 0.583 x va vpp (typ). the dac input data format is 2?s compliment. the output voltage is a positive full scale for 7fffffh(@24bit) and a negative full scale for 800000h(@24bit). the ideal output is vcom voltage for 000000h(@24bit). if the noise generated by the delta-sigma modulator beyond the audio band would be the problem, the attenuation by external filter is required. dc offsets on analog outputs are eliminated by ac coupling since dac outputs have dc offsets of a few mv.
asahi kasei [AK4552] ms0055-e-01 2001/02 - 14 - package 0.1 0.1 0 10 0.05 0.22 0.1 0.65 5.0 1.10max a 1 8 9 16 16 p in tssop ( unit: mm ) 4.4 6.4 0.2 0.5 0.2 ? package & lead frame material package molding compound: epoxy lead frame material: cu lead frame surface treatment: solder plate
asahi kasei [AK4552] ms0055-e-01 2001/02 - 15 - marking akm 4552vt xxyyy 1) pin #1 indication 2) date code : xxyyy (5 digits) xx: lot# yyy: date code 3) marketing code : 4552vt 4) asahi kasei logo important notice ? these products and their specifications are subject to change without notice. before considering any use or application, consult the asahi kasei microsystems co., ltd. (akm) sales office or authorized distributor concerning their current status. ? akm assumes no liability for infringement of any patent, intellectual property, or other right in the application or use of any information contained herein. ? any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials. ? akm products are neither intended nor authorized for use as critical components in any safety, life support, or other hazard related device or system, and akm assumes no responsibility relating to any such use, except with the express written consent of the representative director of akm. as used here: a. a hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property. b. a critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability. ? it is the responsibility of the buyer or distributor of an akm product who distributes, disposes of, or otherwise places the product with a third party to notify that party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold akm harmless from any and all claims arising from the use of said product in the absence of such notification.


▲Up To Search▲   

 
Price & Availability of AK4552

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X